Program control instruction class of x86 instruction set architecture compatible CPU

Digital system designers nowadays facing the challenge of need to come out new design or improved design fast such as IP core or interface system that will be embedded into System-On-Chip. Rapid prototyping requires platform for development design and testing of any digital system. A platform that i...

全面介紹

Saved in:
書目詳細資料
主要作者: Ng, Teik Huat
格式: Thesis
語言:English
出版: 2014
主題:
在線閱讀:http://eprints.utm.my/id/eprint/48850/25/NgTeikHuatMFKE2014.pdf
http://eprints.utm.my/id/eprint/48850/
http://dms.library.utm.my:8080/vital/access/manager/Repository/vital:83662
標簽: 添加標簽
沒有標簽, 成為第一個標記此記錄!
實物特徵
總結:Digital system designers nowadays facing the challenge of need to come out new design or improved design fast such as IP core or interface system that will be embedded into System-On-Chip. Rapid prototyping requires platform for development design and testing of any digital system. A platform that is flexible to fine tune where the source code or the internal design is visible and accessible by designer is preferable to increasing the opportunity for design exploration. Technology leading company such as Intel, Altera, and Xilinx have these platform ready but with limited access to internal design and source code as it is their company IP and trade secret. Currently most digital system was design and implemented on FPGA before goes into production. The design in hardware description language like Verilog HDL was compiled into physical netlists using compiler tools such as Synopsys, Altera Quartus II and consume by the FPGAs, thereby reducing the design cycle while increasing the opportunity for design exploration.